© 2023 IEEE

IEEE Transactions on Power Electronics (Early Access)

# A Three-Phase Synergetically Controlled Buck-Boost Current DC-Link EV Charger

D. Zhang, J. Huber, J. W. Kolar

Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works



1

# A Three-Phase Synergetically Controlled Buck-Boost Current DC-Link EV Charger

Daifei Zhang, Jonas Huber, and Johann W. Kolar

Abstract-With the ever-increasing share of electric vehicles (EVs) comes a need for highly efficient and compact EV chargers. EV charger modules should provide a wide output voltage range (200 V to 1000 V) to ensure compatibility with various EV battery voltages. Thus, buck-boost functionality is needed, which can advantageously be realized by a current DC-link topology: a buck-type current-source rectifier (CSR) stage and a downstream three-level (3-L) boost-type DC/DC-stage share the main magnetic component (the DC-link inductor). Furthermore, the two stages can operate collaboratively: for low output voltages, the CSR-stage controls the output voltage and the DC/DC-stage is clamped to avoid switching losses; for high output voltages, the DC/DC-stage shapes the DC-link current such that the CSR-stage operates with 2/3-PWM (switching limited to two out of the three phases) and hence with reduced switching losses. This paper thus introduces a simplified synergetic control concept that ensures this loss-optimum operation of the twostage system for any output voltage. A compact 10-kW hardware demonstrator with a power density of 6.4 kW/dm<sup>3</sup> (107.5 W/in<sup>3</sup>) is then used to verify the control concept and the seamless transitions between operating modes. For the first time, a systemlevel experimental demonstration of the loss savings achieved by 2/3-PWM is provided, and pre-compliance conducted EMI test results meet CISPR 11 Class A. Moreover, a detailed experimental characterization of losses/efficiency over the full range of output voltage and power confirms the loss models and the design procedure presented earlier. Finally, the demonstrator shows quite a flat efficiency characteristic (higher than 98% for most operating points with output voltages above 400 V and more than 25% of rated load) with a peak efficiency of 98.8% at 520 V output voltage and 5 kW. All in all, the presented current DC-link buck-boost PFC rectifier system features a promising solution for future isolated or non-isolated EV charger modules.

*Index Terms*—Electric Vehicle Chargers, Three-Phase Buck-Boost Current DC-Link PFC Rectifier, Two-Third Pulse-Width Modulation, Synergetic Control.

#### I. INTRODUCTION

The International Energy Agency (IEA) estimates that there will be 220 million electric vehicles (EVs) on the road by 2030, with China, Europe, and North America accounting for the majority of this growth according to the "Global EV Outlook 2021" report [1]. Obviously, EV batteries must be recharged or might even serve as energy storage complementing fluctuating renewable generation in future energy systems [2]. Hence, EV charging technology is vital to the widespread adoption of EVs and to shaping the future of low-carbon-emission road transport.

A typical battery charging profile comprises two charging modes, i.e., constant current (CC) mode and constant voltage (CV) mode [3], [4]. Starting with a discharged battery, first, a high charging current is applied in the CC charging mode



Fig. 1: Typical operating range of a 10 kW EV charger module covering a output voltage from 200 V to 1000 V with an output current limit of  $I_{out} = 25$  A. Such a wide output voltage range is covered by three main operating modes, i.e., buck-mode, transition-mode, and boost-mode.

until the battery voltage reaches a certain threshold voltage, and then above this threshold voltage, the charger is switched to CV charging mode, completing the charging process with a decreasing current at an almost constant battery voltage to avoid thermal run-away of the battery [5]. Hence, EV chargers do not operate at full load most of the time: in the CC mode, although the charger provides rated current, the battery voltage only gradually increases starting typically from about 80% of the rated voltage for a lithium-ion battery [3]; in the CV mode, only a small charging current is allowed if the battery voltage is close to the rated value. Various nominal battery voltages such as 400 V or 800 V are in use, and hence standards such as CHAdeMO [6] define wide output voltage ranges of  $150 \,\mathrm{V}$ to 1000 V for universal EV chargers. Thus, high-efficiency operation over wide output-power and output-voltage ranges, i.e., a flat high-efficiency characteristic, is a desirable feature of power converters used for EV charging.

EV chargers interface the AC mains to the DC terminals of EV batteries and are typically realized with two converter stages [7]: a grid-side AC/DC PFC rectifier and a subsequent, typically isolated, DC/DC-stage. Such isolated converter stages can be implemented, for example, as a dual active bridge (DAB) converter [8]–[11] or as an LLC resonant converter [12], which both provide an adjustable voltage gain. Even though, in this case, the required ultra-wide output voltage regulation capability can be collaboratively provided by both the DC/DC converter and the 3- $\Phi$  PFC rectifier frontend, loss-optimal operating modes of the whole system depend on the specific loss characteristics of the PFC rectifier and the DC/DC-stage. In other words, these loss-optimal operating modes are different for each specific realization of these

3-Ф Buck CSR-Stage 3-L Boost DC/DC-Stage



Fig. 2: Power circuit of the considered 10 kW three-phase  $(3-\Phi)$  buck-boost (bB) current DC-link PFC rectifier system including CM/DM EMI filters, which employs a 3- $\Phi$  buck-type current-source rectifier (CSR)-stage cascaded by a 3-L boost-type DC/DC-stage via a shared DC-link inductor. To filter the high-frequency common-mode (CM) noise at the DC output port, an integrated CM filter consisting of a shared CM inductor  $L_{DC,CM}$  in the DC-link and a capacitor  $C_{CM}$  that ties the DC output midpoint to the artificial mains neutral point k, formed by input capacitors, is applied. Tab. I lists the key specifications and components.

converter stages. Thus, optimal designs of such a cascaded system have to take the front-end and the isolation-stage into account at the same time instead of optimizing them separately. To avoid such design and control issues, and to achieve high efficiency, often series-resonant DC/DC-stages with limited voltage control range, i.e., DC transformers (DCXs) [13]–[15], are used [16]. Then, the AC/DC PFC rectifier stage must provide buck-boost functionality to cover the wide output voltage range (typ. 200 V to 1000 V, see Fig. 1). This is especially also the case in future non-isolated EV chargers [17], [18].

Today, most EV chargers employ topologies with a voltage DC-link [19] (i.e., a DC-link capacitor is placed between a boost-type PFC rectifier and a buck-type DC/DC converter, realizing boost-buck functionality). Alternatively, however, topologies with a current DC-link (i.e., a DC-link inductor connects a buck-type PFC rectifier and a boost-type DC/DC converter) can also be applied.

Current DC-link topologies have first been employed in thyristor-based line-commutated medium-voltage drives in the 1970s [20]. Later, with the availability of gate-turn-off thyristors (GTOs) or gate-commutated thyristors (GCTs), PWM operation and thus motor-friendly waveforms and reliable short-circuit protection could be realized [21]-[25]. Applications with lower voltages and power levels have also been considered due to the advent of wide-bandgap (WBG) power semiconductors, which facilitate higher switching frequencies and thus a reduction of the otherwise potentially large DClink inductor volume [26], such as variable speed drives [27]–[30], data center power supplies [31]–[33], solid-state transformers [34], electric springs [35], grid interfaces for renewable energy sources [36], and recently also EV chargers [37]–[40]. Furthermore, extensive research has been conducted on the duality between and the comparative analyses of voltage DC-link and current DC-link converters [41]–[46].

However, current DC-link systems require switching devices

with the capability to block both voltage polarities and to conduct at least one or possibly (for bidirectional AC/DC conversion) both current directions. These switching devices were commonly realized by series connection of diodes with uni-polar devices, e.g., normally-on SiC JFETs [27], [47], for uni-directional operations. However, recently, the development of monolithic bidirectional power transistors has gained traction [48]–[50]; these devices provide the required functionality with only about one fourth of the chip area required for today's realizations based on anti-series connections of unipolar devices [51]; hence, in contrast to voltage DC-link topologies, current DC-link topologies feature a significant potential for future performance improvements and/or cost reductions.

Therefore, targeting a universal<sup>1</sup> EV charger AC/DC module covering the wide operating range shown in Fig. 1, the  $3-\Phi$ bidirectional buck-boost (bB) current DC-link PFC rectifier system shown in Fig. 2 is considered in this paper. So far, a similar topology has commonly been realized by a 3- $\Phi$  bucktype current-source rectifier (CSR)-stage and a subsequent two-level (2-L) boost-type DC/DC-stage [52]-[54]. However, in this paper, a 3-L boost-type DC/DC-stage is preferably employed to avoid considerable hard-switching losses occurring at high output voltages for EV battery charger applications. Compared to a conventional realization with a 3- $\Phi$  boostbuck (Bb) voltage DC-link PFC rectifier [55], advantageously only one shared main magnetic component, i.e., the DC-link inductor connecting the CSR-stage and the DC/DC-stage, is needed instead of three AC-side boost inductors plus at least one DC-side inductor of the then needed buck-type DC/DCstage, which facilitates a compact converter realization.

The conventional loss-optimal operation and the corre-

<sup>&</sup>lt;sup>1</sup>Note that [18] discusses a control method for the proposed topology, which regulates the low-frequency ground leakage current to zero and allows a direct connection of the DC output midpoint to protective earth, hence facilitating non-isolated charger applications.

**TABLE I:** System specifications and key components of the demonstrator introduced in **Section V**.

|                                       | Description            | Value                                               |
|---------------------------------------|------------------------|-----------------------------------------------------|
| Vin                                   | RMS phase volt.        | 230 V                                               |
| Vout                                  | DC output volt. range  | $200 \mathrm{V}{\sim}1000 \mathrm{V}$               |
| Pout                                  | Rated output power     | $10\mathrm{kW}$                                     |
| I <sub>out,max</sub>                  | Output curr. limit     | $25 \mathrm{A} (V_{\mathrm{out}} < 400 \mathrm{V})$ |
| T <sub>CSR</sub>                      | CSR-stage semi.        | C3M0021120K, 1200 V, 21 mΩ                          |
| $f_{\rm CSR}$                         | CSR-stage sw. freq.    | $100\mathrm{kHz}$                                   |
| T <sub>DC/DC</sub>                    | DC/DC-stage semi.      | C3M0010090K, 900 V, 10 mΩ                           |
| $f_{\rm DC/DC}$                       | DC/DC-stage sw. freq.  | $100\mathrm{kHz}$                                   |
| $2 \times L_{\rm DC,DM}$              | DC-link DM ind.        | 2×125μH                                             |
|                                       |                        | (3×N87 ELP 43/10/28, 14 turns)                      |
| $2 \times I$                          | DC-link CM ind.        | $2 \times 5.5 \mathrm{mH}$                          |
| $2 \times L_{\rm DC,CM}$              |                        | (VAC 500F 40/25/15, 10 turns)                       |
| $C_{\rm in}$                          | Input filter cap.      | 3×6 μF                                              |
| $C_{\text{out,p}} = C_{\text{out,n}}$ | Output filter cap.     | $2 \times 11.2  \mu F$                              |
| $C_{\rm CM}$                          | Integrated filter cap. | $88\mathrm{nF}$                                     |
| $L_{\text{DM},1} = L_{\text{DM},2}$   | EMI DM ind.            | 15 µH                                               |
| $C_{\text{DM},1} = C_{\text{DM},2}$   | EMI DM cap.            | $3\mu\mathrm{F}$                                    |
| I _ I                                 | EMLCM ind              | 1.2 mH                                              |
| $L_{\rm CM,1} = L_{\rm CM,2}$         | EIVII UIVI ING.        | (VAC 20/12.5/8, 11 turns)                           |
| $C_{\text{CM},1} = C_{\text{CM},2}$   | EMI CM cap.            | $18.8\mathrm{nF}$                                   |

sponding control of such two-stage  $3-\Phi$  buck-boost current DC-link PFC rectifiers, considering 2-L DC/DC-stages, have been analyzed, e.g., in [53], [54], where a robust controller enabling operation with heavily unbalanced mains is presented in [53], and [54] derives a detailed control-oriented small-signal model. In both cases, the implemented control methods can achieve a state-of-the-art loss-optimal operation: if the output voltage is relatively low (buck-mode, see **Fig. 1**), the DC/DC-stage is clamped without generating switching losses but the CSR-stage solely regulates the output voltage; advantageously the DC/DC boost-stage is only activated if the output voltage is high<sup>2</sup> (boost-mode, see **Fig. 1**).

However, if the DC/DC-stage has to operate, it can advantageously be used to shape the DC-link current to follow the maximum of the absolute values of the three mains currents, which allows advanced 2/3-PWM operation of the CSR-stage, i.e., only active switching states are needed but not the zero (freewheeling) switching states [49], [53], [56], [57]. Thus, the advanced 2/3-PWM only needs to switch two instead of three phases of the CSR-stage within one switching period, resulting in a significant reduction in switching losses because there are fewer switching instants and these happen at lower voltages (see Section II.B for further details). Taking advantage of this, a synergetic control concept that operates the converter shown in Fig. 2 in the loss-optimal mode for any output voltage (i.e., employs 2/3-PWM whenever possible, and clamps the DC/DC-stage if the output voltage is sufficiently low) has been introduced in [40]. However, the controller structure presented in [40] is quite complex regarding its implementation, and the concept has further never been experimentally verified, especially over a wide output voltage range where different modulation schemes and operating modes have to be covered.

Furthermore, [49] reports significant calculated performance improvements achieved by using advanced 2/3-PWM instead of conventional 3/3-PWM (with a constant DC-link current that is at least as high as the peak value of the phase currents), but considers only the CSR-stage. Thus, [38], [39] have addressed the system-level losses (i.e., the CSR-stage and the DC/DC-stage) and provide a detailed loss modeling analysis and EMI filter design procedure for the analyzed topology shown in **Fig. 2**, and use Pareto optimization to select a final converter design. However, there is again a lack of a comprehensive experimental evaluation of the systemlevel loss reduction as well as a possible impact on the EMI emission signature of using 2/3-PWM.

Therefore, this paper addresses the research gaps mentioned earlier by introducing a simplified and intuitive implementation of the synergetic control concept retaining all the advantageous features, e.g., achieving loss-optimal operation with advanced 2/3-PWM and ensuring seamless transitions between different operating modes democratically. The proposed control strategy is then verified on a realized 10 kW hardware demonstrator to, importantly, provide extensive experimental verification of the proposed design and the synergetic control method, e.g., efficiency characteristics over a wide operating range, efficiency improvement achievable with 2/3-PWM, and conducted EMI noise emissions.

First, Section II derives and explains the advanced 2/3-PWM concept for current DC-link systems with the comparison of conventional 3/3-PWM, before Section III discusses the loss-optimal operating modes for the three regions of the wide output voltage range (200 V to 1000 V) indicated in Fig. 1. Section IV then presents the new simplified synergetic control structure that ensures operation in the respective lossoptimal mode and seamless transitions between these modes. Section V introduces a 10 kW hardware demonstrator and provides extensive experimental results. Detailed efficiency measurements in the full operating range demonstrate a flat efficiency characteristic and a peak efficiency of 98.8%. EMI pre-compliance test results meeting CISPR 11 Class A limits are also provided. Finally, Section VI concludes this paper.

# II. CURRENT DC-LINK PULSE-WIDTH MODULATION

The CSR-stage (see **Fig. 2**) consists of two commutation cells, each comprising three bidirectional switches (e.g., the high-side commutation cell consists of  $T_{a,h}$ ,  $T_{b,h}$ , and  $T_{c,h}$ ). At any given time, one and only one (otherwise, the line-to-line voltage would be short-circuited) switch per commutation cell is turned on and connects the DC-link current to one of the three-phase terminals. Therefore, the switching state of the CSR-stage can be described in the form [ab] (see **Fig. 3**), where this specific example indicates that the high-side commutation cell connects phase *a* to the DC-link and the low-side commutation cell connects phase *b* to the DC-link. Freewheeling states are possible, too, e.g., [bb] indicates that the

<sup>&</sup>lt;sup>2</sup>The output voltage is higher than  $3/2 \cdot \hat{V}_{in}$  with  $\hat{V}_{in}$  denoting the phase voltage amplitude, i.e., the maximum output voltage that a buck-type CSR-stage can generate.





**Fig. 3:** Space vector diagrams of (a) Reduced CM (RCM) 3/3-PWM where the hexagon size is fixed by a constant  $I_{\rm DC}$ , i.e., the active space vectors' magnitude is  $2/\sqrt{3} I_{\rm DC}$  and (b) 2/3-PWM where the hexagon size is pulsating (over the shaded area) according to a time-varying  $i_{\rm DC}$ , i.e., the active space vectors' magnitude is  $2/\sqrt{3} i_{\rm DC}$ . The switching state of the CSRstage is expressed by the turned-on switches of the high-side and low-side commutation cells as, for example, [ac], which indicates that the DC-link current flows through  $T_{a,h}$  and  $T_{c,l}$ .

cells' switches connected to phase b. In each switching period, a sequence of switching states must be applied to realize sinusoidal local average values of the phase currents,  $i'_{a}$ ,  $i'_{b}$ , and  $i'_{c}$ . Two conceptually different PWM schemes, i.e., conventional 3/3-PWM and advanced 2/3-PWM [53], [56], can be applied and are discussed in the following.

#### A. Conventional 3/3-PWM

Conventionally, current DC-link rectifiers operate with a constant DC-link current  $I_{DC}$  that must be at least as high as the peak value of the phase currents. A constant DC-link current and the available switching states define six active space vectors with a magnitude of  $2/\sqrt{3} I_{DC}$  and three zero vectors (freewheeling states) as indicated in **Fig. 3a**. To realize a desired input current space vector  $i^*$ , each switching period is composed of the two closest active states and one zero state. Therefore, all three phases are switching with PWM ("3/3-PWM", see **Fig. 4a**) within one switching period.

In the example shown in Fig. 3a, which considers a vector  $\vec{i}^*$  in sector (2), the active states [ac] and [bc] are needed, whereas the selection of the zero state ([aa] or [bb] or [cc]) is a degree of freedom to optimize, e.g., the overall switching losses [26] or the resulting low-frequency CM voltage [58]. If the zero state corresponding to the phase with the minimum phase voltage, i.e., phase b and hence state [bb] in sector (2), is selected, a Reduced Common-Mode (RCM) 3/3-PWM<sup>3</sup> results without sacrificing switching losses [58], which advantageously features a continuous low-frequency CM voltage without any voltage step at the sector boundaries [39]. This facilitates the integrated CM filter composed of L<sub>DC,CM</sub> and  $C_{\rm CM}$  (see Fig. 2). Tab. II lists the resulting RCM 3/3-PWM switching sequences for  $\vec{i}^*$  in three exemplary sectors. Note that the sequences are symmetric with respect to the center of a switching period, which facilitates synchronous sampling of the local average (over one switching period) DC-link current

**TABLE II:** Modulation sequences, i.e., switching state sequences, within one switching period considering three exemplary sectors (see **Fig. 3**). The hard turn-on switching transitions of the two switches connected to phase *a* are indicated by the  $\Rightarrow$  symbol, whereas the soft turn-on and all turn-off switching transitions are indicated by the  $\rightarrow$  symbol.

| Sector | RCM 3/3-PWM                                                                | 2/3-PWM                                  |
|--------|----------------------------------------------------------------------------|------------------------------------------|
| 1      | $[bb] \Rightarrow [ab] \rightarrow [ac] \rightarrow [ab] \rightarrow [bb]$ | $[ab] \rightarrow [ac] \rightarrow [ab]$ |
| 2      | $[bb] \rightarrow [bc] \Rightarrow [ac] \rightarrow [bc] \rightarrow [bb]$ | $[bc] \Rightarrow [ac] \rightarrow [bc]$ |
| 3      | $[aa] \rightarrow [ac] \rightarrow [bc] \rightarrow [ac] \rightarrow [aa]$ | $[ac] \rightarrow [bc] \rightarrow [ac]$ |

and further ensures that only one commutation cell switches (instead of two commutation cells) during each transition [26], [27], [39], [44], [58].

Note that the modulation index of the CSR-stage is

$$M = \frac{\hat{I}_{\rm in}}{i_{\rm DC}} = \frac{\bar{v}_{\rm pn}}{\frac{3}{2}\hat{V}_{\rm in}} \le 1,$$
 (1)

and hence a maximum DC output voltage of voltage  $\bar{v}_{pn} = V_{out} \leq 3/2 \hat{V}_{in} = 488 \text{ V}$  (the numerical value refers to a 400 V mains) can be realized without a downstream DC/DC-stage (or with that DC/DC-stage not operating as shown in **Fig. 2**).

#### B. Advanced 2/3-PWM

Differently, if such a DC/DC-stage is present (see Fig. 2), the DC/DC-stage can be utilized to realize 2/3-PWM of the CSR-stage [49], [53], [56], [57], which requires a time-varying DC-link current  $i_{DC}$ . This time-varying DC-link current  $i_{DC}$ follows the upper envelope of the 3- $\Phi$  current absolute values (see Fig. 4b), i.e., shows the typical six-pulse shape. In the space vector diagram (see Fig. 3b), such a six-pulse-shaped DC-link current is translated into a correspondingly pulsating size of the hexagon spanned by the six active vectors (whose length, after all, is given by the instantaneous value of the DC-link current) [49]. Zero states are not needed to modify the length of the synthesized vector; actually, any point on the hexagon can be reached by only applying active vectors. Because now the hexagon's size is pulsating, it becomes possible to synthesize the circular trajectory of  $i^*$  without any zero states, which is clearly visible from the exemplary switching sequences given in Tab. II. Consequently, each switching period is only composed of two active switching states but no zero state such that only two out of three phases are switching with PWM ("2/3-PWM") over one switching period. The switching sequence is implemented to minimize the voltagetime area of the DC-link inductor, i.e., the corresponding switching-frequency DC-link current ripple, by centering the switching state with a larger  $v_{pn}$  within one switching period, e.g., in sector (2),  $v_{ac} > v_{bc}$  such that the switching state [ac] is centered, and vice versa in sector (3) [39], [49].<sup>4</sup>

Importantly, an additional converter stage, e.g., a boost DC/DC-stage as shown in Fig. 2, is always needed to im-

<sup>&</sup>lt;sup>3</sup>Unless otherwise noted, 3/3-PWM indicates RCM 3/3-PWM in the rest of paper.

<sup>&</sup>lt;sup>4</sup>Note that the switched voltage of the 3-L boost DC/DC-stage is also aligned at the center of one switching period such that the voltage-time area of the DC-link inductor, i.e., the time integral of the voltage difference  $v_{\rm pn} - v_{\rm qr}$  (see Fig. 2), is minimized.



Fig. 4: Calculated hard-switching energy dissipated in the switches  $T_{a,h}$  (red) and  $T_{a,l}$  (green) connected to phase *a* over one mains period, and corresponding switched voltages and currents when (a) 3/3-PWM and (b) 2/3-PWM are applied. In both cases,  $V_{out} = 800$  V and  $P_{out} = 10$  kW. In average, 1.7 W instead of 7.5 W, i.e., a 77% reduction of switching losses, results if 2/3-PWM instead of 3/3-PWM is employed, since the switches switch less frequently and with reduced voltages and currents (details in the text). Note that soft-switching transitions and their losses are neglected.



**Fig. 5:** Two exemplary switching states before and after actual commutations occurring in sectors (a) (1) and (b) (3) (see **Fig. 3**), which directly involve  $T_{a,h}$  or  $T_{a,l}$ , respectively. In sector (1), switching from [bb] to [ab] is a hard-switching transition since the switched voltage  $v_{ab} > 0$  and the switched current flows out of the switching node (see **Fig. 2**). In sector (3), the switched voltage  $v_{ac} > 0$  but the switched current flows into the switching node. Thus, switching from [ac] to [aa] is a soft transition. A more detailed explanation is given in the main text.

plement 2/3-PWM because (i) the six-pulse shape DC-link current has to be regulated by this additional converter stage; (ii) 2/3-PWM can only rectify 3- $\Phi$  mains voltages into six-pulse shape  $\bar{v}_{pn}$  at the output of the CSR-stage, so that this converter stage is required to regulate  $\bar{v}_{pn}$  into a constant DC output voltage.

# C. Switching Loss Comparison

The potential switching loss savings of operating the CSRstage with 2/3-PWM instead of with 3/3-PWM are analyzed in the following. Focusing on the CSR-stage, a high output voltage ( $V_{out} = 800 \text{ V}$ ) that requires operating the boost-type DC/DC-stage in both cases is considered. **Fig. 4** compares the hard-switching losses  $E_{sw}$  generated in the two bidirectional switches connected to phase *a* (i.e.,  $T_{a,h}$  and  $T_{a,l}$ ) considering the 3/3-PWM<sup>5</sup> and the 2/3-PWM for  $V_{out} = 800 \text{ V}$  and  $P_{out} =$ 10 kW.

Before further exploring these results, it is important to briefly discuss the physical realization of these switches, which is indicated in **Fig. 2** and shown in detail in **Fig. 5**, and the nature of the commutations. In general, commutations occur between two switches of one commutation cell in a current DC-link rectifier, e.g., changing the state from [bb] to [ab] implies that the DC-link current commutates from  $T_{b,h}$  to  $T_{a,h}$  as indicated in **Fig. 5**; the involved commutation voltage is the line-to-line voltage  $v_{ab}$ . As the line-to-line voltage attains both polarities, each switch must be realized by an anti-series connection of two MOSFETs to block these bipolar voltages. Note that, different from the voltage DClink PFC rectifier where the commutation loop closes over the DC-side commutation capacitors (in parallel with the DClink capacitors), the commutation loop of the current DC-link rectifier includes AC-side commutation capacitors (in parallel with the AC-side filter capacitors  $C_{in}$  in **Fig. 2**).

For a given polarity of a line-to-line voltage, e.g.,  $v_{ab}$ , two of the four involved MOSFETs can either be turnedon or turned-off without affecting the switching state because their anti-parallel diodes are forward-biased by the line-to-line voltage. Whereas it is generally advantageous to keep these MOSFETs on (to reduce conduction losses), the current-direction-dependent four-step commutation sequences [59] that are needed in practice to ensure that (i) there is always a path for the DC-link current and (ii) the AC-side capacitors are never short-circuited, result in the (intermediate) circuit configurations just prior and after the actual current commutation as shown in Fig. 5. It is clearly recognizable that the actual commutations are identical to those known from half-bridge arrangements with the voltage DC-link; however, the assignment of turn-on and turn-off losses to the individual MOSFETs changes with the polarity of the involved lineto-line voltage. As here the focus is on system-level loss behavior, losses are assigned to the bidirectional switches, e.g., T<sub>a,h</sub> or T<sub>a,l</sub>, without considering the individual MOSFETs for simplicity. Thus, considering the example occurring in (1)when implementing 3/3-PWM (see Fig. 5a), the transition from [bb] to [ab] results in a hard-switching with  $T_{ah}$  subject to a hard turn-on.<sup>6</sup> The other exemplary transition in the low-

<sup>&</sup>lt;sup>5</sup>3/3-PWM uses  $i_{DC} = \hat{i}_{DC,2/3} = \hat{I}_{in}$ , which is the minimum constant DC-link current required to generate 3- $\Phi$  sinusoidal mains currents without modulation saturation.

<sup>&</sup>lt;sup>6</sup>All hard-switching losses are assigned to the turning-on switch for simplicity [38]

side commutation cell from [ac] to [aa] occurs in (3) when implementing 3/3-PWM (see **Fig. 5b**), which results in a soft-switched with  $T_{a,l}$ . Soft-switching transitions are assumed to be lossless.

The hard-switching losses  $E_{sw}$  of a given transition can be modeled as

$$E_{\rm sw} = (k_1 I_{\rm sw}^2 + k_2 I_{\rm sw} + k_3) V_{\rm sw} + (C_{\rm oss,Q} + C_{\rm par}) V_{\rm sw}^2, \quad (2)$$

where  $V_{\rm sw}$  and  $I_{\rm sw}$  indicate the switched voltage and current, respectively. The losses contain two main contributions, i.e., losses introduced by the overlap of the switched voltage and current waveforms, and capacitive losses resulting from the charging and discharging of the semiconductor (chargeequivalent) output capacitance  $C_{\rm oss,Q}$  and the parasitic (PCB, etc.) capacitance  $C_{\rm par}$  [38].

The hard-switching losses dissipated in T<sub>a,h</sub> and T<sub>a,l</sub> are indicated Fig. 4 assuming PFC operation with unity power factor over one mains period. Furthermore, the modulation sequences, i.e., the switching state sequences, of three exemplary sectors are listed in **TABLE II**. In sector (1), the switching transition from [bb] to [ab] contributes to significant switching losses because of a comparably large switched line-to-line voltage  $v_{ab}$ . However, such a hard-switching transition only exists for 3/3-PMW since the zero state [bb] is not needed for 2/3-PWM; note that thus significantly longer intervals without hard-switching losses are achieved when using 2/3-PWM. In sector (2), hard-switching losses are generated when switching from [bc] to [ac] for both 3/3-PWM and 2/3-PWM. However, importantly, in sector (2), the switched line-to-line voltage  $v_{ab}$ (see Fig. 4) is lower, leading to relatively small switching losses compared to the one generated in sector (1) with 3/3-PWM. In sector (3),  $T_{a,h}$  and  $T_{a,l}$  are not subject to hard turn-on transitions and hence almost no switching losses are generated for both, 3/3-PWM and 2/3-PWM.

Thus, advantageously, 2/3-PWM does not need those hardswitched transitions that in 3/3-WPM result in the largest contributions to the overall switching losses because of high switched voltages. Considering, e.g., the applied SiC MOS-FET *C3M0021120K* and its detailed switching loss models based on calorimetric measurements [38], averaging the hardswitching energy dissipation over one mains period results in switching losses of 1.7 W for 2/3-PWM instead of 7.5 W for 3/3-PWM, i.e., a 77% reduction of switching losses (for PFC operation with unity power factor). Note that furthermore also lower conduction losses (reduced by 8 % [49]) are expected since 2/3-PWM employs the minimum possible time-varying DC-link current.

# **III. LOSS-OPTIMAL OPERATION**

Whereas 2/3-PWM reduced the CSR-stage switching losses, it requires the DC/DC-stage to operate; on the other hand, the CSR-stage alone can control low output voltages but then needs to operate with 3/3-PWM. It is therefore interesting to consider the loss-optimal operating modes of the 3- $\Phi$  bB current DC-link PFC rectifier system (see **Fig. 2**), whose key specifications and circuit parameters are listed in **Tab. I**.

The wide output voltage range (200 V to 1000 V) is covered by three operating modes [39], i.e., buck-mode ( $V_{out}$  <



Fig. 6: Simulated key waveforms of the 3- $\Phi$  bB current DC-link PFC rectifier system shown in Fig. 2 when operating in (a) buck-mode, (b) transition-modem, and (c) boost-mode when supplying constant power at different output voltages. The switched DC-side voltage of the CSR-stage,  $v_{pn}$ , and the switched input voltage of the DC/DC-stage,  $v_{qr}$ , indicate the CSR-stage modulation method (with 2/3-PWM,  $v_{pn}$  never attains zero as no zero states are employed) and/or the clamping of the DC/DC-stage. The voltage  $v_{mk}$  across the integrated CM filter capacitor  $C_{CM}$  verifies that mainly an LF CM voltage appears at the output terminals. Note that  $v_{qr}$  is a 3-L switched voltage with the levels of 0,  $V_{out}/2$ , and  $V_{out}$  if the DC/DC-stage is actively switching.

 ${}^{3}/2\hat{V}_{in} = 488 \text{ V}$ ), boost-mode ( $V_{out} > \sqrt{3}\hat{V}_{in} = 563 \text{ V}$ ), and, in between, transition-mode ( ${}^{3}/2\hat{V}_{in} < V_{out} < \sqrt{3}\hat{V}_{in}$ ), by collaboratively operating the CSR-stage and the DC/DCstage; see also the simulated key waveforms in **Fig. 6**. The semiconductor losses, as the main contribution to the total converter, are minimized if the following two criteria are met:

 The minimum possible DC-link current should be used, which results in minimum conduction losses of the whole system as the DC-link current flows through the turnedon semiconductors of the CSR-stage and the DC/DCstage, and in the DC-link inductor. The CSR-stage forms the 3-Φ mains currents (see Section II), and likewise the DC/DC-stage forms the output DC current, by pulsewidth modulating the DC-link current. Thus,

$$i_{\rm DC} \ge \max(|i_{\rm a}|, |i_{\rm b}|, |i_{\rm c}|, I_{\rm out})$$
 (3)

must be guaranteed at any moment; equality results in the (potentially time-varying) minimum possible DC-link current.

2) The number of switching instants and/or the switched voltages/currents should be minimized. Thus, 2/3-PWM of the CSR-stage should be used whenever the DC/DC-stage must operate anyhow because of a high output voltage, or alternatively, the DC/DC-stage should be clamped (i.e., T<sub>DC,hp</sub> and T<sub>DC,hn</sub> are permanently on).

These three main operating modes are then explained in detail below.

#### A. Buck-Mode

If the output voltage is low, i.e.,  $V_{out} < 3/2\hat{V}_{in} = 488 \text{ V}$ , the converter operates in the buck-mode (see **Fig. 6a**). The output voltage can be obtained by the CSR-stage directly stepping down the 3- $\Phi$  mains voltages, and no boost functionality is needed, i.e., the switching losses of the DC/DC-stage can be avoided by permanently turning on T<sub>DC,hp</sub> and T<sub>DC,hn</sub> (note that constant  $v_{qr} = V_{out}$  in **Fig. 6a**). Furthermore, clamping the DC/DC-stage automatically results in

$$i_{\rm DC} = I_{\rm DC,3/3} = I_{\rm out} > \max(|i_a^*|, |i_b^*|, |i_c^*|),$$
 (4)

such that the minimum possible DC-link current is applied according to (3). Sinusoidal 3- $\Phi$  mains currents are realized by 3/3-PWM of the CSR-stage, i.e.,  $v_{pn}$  also attains zero (corresponding to the zero switching states) in **Fig. 6a**.

# B. Boost-Mode

If the output voltage is high, i.e.,  $V_{out} > \sqrt{3}\hat{V}_{in} = 563 \text{ V}$ , the converter operates in the boost-mode (see **Fig. 6c**). The DC/DC-stage *must* operate to step-up the output voltage of the CSR-stage to higher output voltages. Thus, advantageously, the two converter stages should be operated synergetically/collaboratively: as the DC/DC-stage is needed anyways, it can control the DC-link current to the six-pulse shape defined by

$$i_{\rm DC} = i_{\rm DC,2/3} = \max(|i_{\rm a}|, |i_{\rm b}|, |i_{\rm c}|) > I_{\rm out},$$
 (5)

which allows implementing 2/3-PWM of the CSR-stage with significantly reduced switching losses (see **Section II**). Note that in **Fig. 6c**, the input voltage of the DC/DC-stage,  $v_{qr}$ , is now a high-frequency (HF) switched voltage, and on the other hand, the DC-side voltage of the CSR-stage,  $v_{pn}$  never attains zero, corresponding to the absence of zero states in 2/3-PWM. The time-varying DC-link current  $i_{DC,2/3}$  is also the minimum possible DC-link current according to (3) and hence minimizes the overall conduction losses.

# C. Transition-Mode

If the output voltage is in the range of  $3/2\hat{V}_{in} < V_{out} < \sqrt{3}\hat{V}_{in}$ , i.e., higher than the buck-mode boundary but lower than the boost-mode boundary, the boost functionality provided by the DC/DC-stage is not needed continuously, but only during parts of the mains period. By selecting the DC-link current as in (3), essentially

$$i_{\rm DC} = \max(I_{\rm DC,3/3}, i_{\rm DC,2/3})$$
 (6)

results and hence the CSR-stage operation alternates between 3/3-PWM and 2/3-PWM accordingly, and the DC/DC-stage is activated only when the boost functionality is required. This is clearly visibly in the simulated  $v_{pn}$  and  $v_{qr}$  waveforms shown in **Fig. 6b**.

#### IV. SYNERGETIC CONTROL STRATEGY

A synergetic control strategy of the 3- $\Phi$  bB current DC-link PFC rectifier system (see **Fig. 2**), which ensures that two converter stages always operate collaboratively in loss-optimum modes and transitions seamlessly between these modes if the output voltage changes, is presented in this section. Whereas a control method in [40] has been introduced earlier, we present here a simplified and intuitive version (without modulation indices of two stages) that, however, does not sacrifice any functionality. **Fig. 7** shows the corresponding block diagram and highlights the three main functional blocks, i.e., *Output Voltage Control, DC-Link Current Reference Generation*, and *DC-Link Current Control*, which are explained in detail in the following subsections.

# A. Output Voltage Control

The outermost control loop (see **Fig. 7a**) tracks the output voltage reference  $V_{out}^*$  by providing the corresponding power reference  $P^*$ . From that, the CSR-stage input reference conductance  $G^*$  follows as

$$G^* = \frac{P^*}{\frac{3}{2}\hat{V}_{in,meas}^2}.$$
 (7)

The 3- $\Phi$  sinusoidal mains current references  $i_a^*$ ,  $i_b^*$ , and  $i_c^*$  that are then selected proportional to the corresponding measured 3- $\Phi$  input voltages  $v_a$ ,  $v_b$ , and  $v_c$  such that purely ohmic operation of the 3- $\Phi$  mains results. The output current reference  $I_{out}^*$  is calculated by dividing  $P^*$  by  $V_{out}^*$ .

#### B. DC-Link Current Reference Generation

The selection of the appropriate DC-link current reference (see **Fig. 7b**) is at the core of the proposed synergetic control structure and vital to achieving seamless and automatic transitions between the different operating modes and modulation schemes. As discussed above in **Section III**, in the buck-mode,  $i_{DC} = I_{DC,3/3}^* = I_{out}^*$  is used, which results in 3/3-PWM of the CSR-stage while the DC/DC-stage is clamped. In the boostmode,  $i_{DC} = i_{DC,2/3}^* = \max(|i_a^*|, |i_b^*|, |i_c^*|)$  is needed ro realize 2/3-PWM of the CSR-stage. Thus, the overall DC-link current reference is

$$i_{\rm DC}^* = \max(I_{\rm DC,3/3}^*, i_{\rm DC,2/3}^*),$$
 (8)

i.e., the DC-link current reference always corresponds to the minimum possible DC-link current leading to reduced switching losses and conduction losses.

#### C. DC-Link Current Control

Finally, the DC-link current is closed-loop-controlled (see **Fig. 7c**) by comparing the DC-link current reference  $i_{DC}^*$  with the measured DC-link current  $i_{DC}$ . The deviation is processed



Fig. 7: Block diagram of the proposed synergetic control strategy  $3-\Phi$  buck-boost current DC-link PFC rectifier system (see Fig. 2). The three main functional blocks enable collaborative operation of the  $3-\Phi$  CSR-stage and of the boost-type DC/DC-stage, and seamless transitions between the buck- and boost-modes needed to cover the wide output voltage range. Note that regular sampling is employed to sense only local-average (over one switching period) quantities.

by a PI-controller that then defines the voltage  $v_L^*$  across the DC-link inductor  $L_{DC}$  needed to counteract the control error. It is material to highlight that  $v_L^*$  can be realized by either the CSR-stage *and/or* the DC/DC-stage, e.g., a positive  $v_L^*$  can be generated by either an increased output voltage  $v_{pn}$  of the CSR-stage or a decreased input voltage  $v_{qr}$  of the DC/DC-stage (see **Fig. 2** for the definition of these voltages). Thus, the second part of the DC-link current control structure is designed to democratically assign  $v_L^*$  to the CSR-stage or the DC/DC-stage according to the loss-optimal operating modes discussed in **Section III**.

To do so, it is useful to define  $v_{\text{max}} = P^*/i_{\text{DC},2/3}^*$ , i.e.,  $v_{\text{max}}$  is the local average value of the CSR-stage's DC-side voltage  $v_{\text{pn}}$  that would result if  $i_{\text{DC}} = i_{\text{DC},2/3}^*$  as needed for 2/3-PWM. Note that  $v_{\text{max}}$  is thus time-varying, too, to deliver constant power.

If  $V_{\text{out}}^* < v_{\text{max}}$ , the CSR-stage alone can regulate the DC-link current and the DC/DC-stage should be clamped, i.e., permanently gating  $T_{\text{DC,hp}}$  and  $T_{\text{DC,hn}}$  on. A positive  $v_{\text{L}}^*$  can thus be realized by increasing the CSR-stage's DC-side voltage  $v_{\text{pn}}$ , i.e., a shortening of the zero states used in 3/3-PWM of the CSR-stage. Thus, a positive  $v_{\text{L}}^*$  should result in a reduced reference DC-link current  $i_{\text{DC,CSR}}^*$  fed to the space-vector pulse-width modulator (SVPWM) of the CSR-stage. Following the control diagram and assuming that  $v_{\text{L}}^*$  is comparably small, we have

$$i_{\rm DC,CSR}^* = \frac{P_{\rm out}^*}{\min(V_{\rm out}^* + v_{\rm L}^*, v_{\rm max})} = \frac{P_{\rm out}^*}{V_{\rm out}^* + v_{\rm L}^*},\tag{9}$$

which results in the desired behavior. Likewise, a negative  $v_{\rm L}^*$  results in an increase of  $i_{\rm DC,CSR}^*$  and hence in an elongation of the zero vector dwell times. The DC/DC-stage modulation index  $d^*$  is calculated as

$$d^* = \frac{-\max(v_{\rm L}^* + V_{\rm out}^* - v_{\rm max}, 0) + V_{\rm out}^*}{V_{\rm out}^*} = \frac{0 + V_{\rm out}^*}{V_{\rm out}^*} = 1,$$
(10)

so that  $d^*$  is not affected by  $v_L^*$  and ensures that  $T_{DC,hp}$  and  $T_{DC,hn}$  are turned on continuously.

If, conversely,  $V_{out}^* > v_{max}$ , only the DC/DC-stage can regulate the DC-link current since the CSR-stage operates with 2/3-PWM, i.e., no zero switching states and, thus, no voltage regulation capability. A positive  $v_L^*$  can then be realized by decreasing the input voltage  $v_{qr}$  of the DC/DC-stage. Therefore, the DC/DC-stage modulation index  $d^*$  is modified by  $v_L^*$ (which, again, is assumed to be comparably small) as

$$d^* = \frac{-\max(v_{\rm L}^* + V_{\rm out}^* - v_{\rm max}, 0) + V_{\rm out}^*}{V_{\rm out}^*} = \frac{v_{\rm max} - v_{\rm L}^*}{V_{\rm out}^*}.$$
 (11)

On the other hand,

$$i_{\rm DC,CSR}^* = \frac{P_{\rm out}^*}{\min(V_{\rm out}^* + v_{\rm L}^*, v_{\rm max})} = \frac{P_{\rm out}^*}{v_{\rm max}} = i_{\rm DC,2/3}^*$$
(12)

results, which ensures 2/3-PWM operation of the CSR-stage.

Note that in the transition-mode, therefore  $i_{DC}$  is regulated alternatively by the CSR-stage or by the DC/DC-stage, i.e.,  $v_L^*$  is realized by either (modified) 3/3-PWM of the CSRstage as in (9) or by (modified) DC/DC-stage duty cycles as in (11). Importantly, there are no abrupt changes in  $v_L^*$  but only different converter stages realize the required  $v_L^*$  depending on the (instantaneous) relation of  $V_{out}^*$  and  $v_{max}$ . Advantageously, the loop gain of the DC-link current control is not affected, and seamless transitions between different operating points are achieved.

# V. EXPERIMENTAL VERIFICATION

A 10 kW hardware demonstrator (see **Fig. 8**) has been built to experimentally verify the proposed synergetic control structure and to comprehensively characterize the conducted EMI performance and efficiency behavior over the wide output voltage and power ranges. Detailed modeling of component losses and volumes, a corresponding Pareto optimization (considering efficiency and power density), and finally a selected design have been presented earlier in [38], [39], considering a compact two-stage EMI filter providing sufficient attenuation, i.e., the maximum required attenuation over the wide output voltage range, to meet the requirements of CISPR 11 class A. Thus, design details are not reiterated here for the sake of brevity. **Tab. I** summarizes the key components of the realized demonstrator.<sup>7</sup>

<sup>&</sup>lt;sup>7</sup>Minor differences with respect to the selected design from [38] are due to mechanical/availability considerations. The loss calculations shown in the following employ the loss models from [38] but, of course, consider the actual components' data.



Fig. 8: (a) Exploded view of the 10 kW 3- $\Phi$  bB current DC-link PFC rectifier hardware demonstrator (see Fig. 2 for the schematics and Tab. I for key components) and (b) photo of the realized prototype. The dimensions are 184 × 172 × 49 mm<sup>3</sup> (9.8 × 5.1 × 1.9 in<sup>3</sup>), resulting in a power density of 6.4 kW/dm<sup>3</sup> (107.5 W/in<sup>3</sup>). Operating from the 400 V 3- $\Phi$  mains and employing 1200 V SiC (CSR-stage) and 900 V SiC (DC/DC-stage) MOSFETs, a wide output voltage range of 200 V to 1000 V is covered.

**Fig. 8** shows an exploded-view 3D CAD rendering and a photo of the 10 kW hardware demonstrator with outer dimensions of  $184 \times 172 \times 49 \text{ mm}^3$  ( $9.8 \times 5.1 \times 1.9 \text{ in}^3$ ) and thus a power density of  $6.4 \text{ kW/dm}^3$  ( $107.5 \text{ W/in}^3$ ). The CSR-stage employs anti-series connections of 1200 V SiC MOSFETs for each bidirectional switch and the 3-L DC/DCstage uses 900 V SiC MOSFETs. The realized demonstrator is composed of three separate PCBs: the control PCB (Zynq 7000 SoC, gate drivers, measurement data acquisition, etc.), the power PCB (carrying the power transistors, AC-side and DC-side capacitors, etc.), and a dedicated EMI Filter PCB.

# A. Experimental Waveforms

Characteristic waveforms of the 10 kW hardware demonstrator are presented in **Fig. 9** for operation in (a) buck-mode, (b) transition-mode, and (c) boost-mode. The phase *a* voltage  $v_a$ , the phase *a* current  $i_a$ , the DC-link current  $i_{DC}$ , and the output voltage  $V_{out}$  illustrate the desired behavior at the AC input and the DC output. Furthermore, the switched voltage  $v_{pn}$  at the output of the CSR-stage clearly indicates the CSRstage operation with 2/3-PWM or 3/3-PWM. Similarly, the switched voltages  $v_{qm}$  and  $v_{mr}$  indicate whether the DC/DCstage operates or is clamped. The measured CM capacitor voltage  $v_{mk}$ , mainly consisting of LF components, verifies the function of the integrated CM filter, i.e., suppressing the HF CM noise at the DC output. Note the close similarity of the measured waveforms to the simulation results shown in Fig. 6.

Specifically, Fig. 9a presents buck-mode operation with  $V_{\text{out}} = 400 \text{ V}, P_{\text{out}} = 10 \text{ kW}$ , where the CSR-stage operates with 3/3-PWM and the DC/DC-stage clamps, i.e., T<sub>DC,hp</sub> and  $T_{DC,hn}$  are permanently on as visible from  $v_{qm}$  and  $v_{mr}$ . Fig. 9c shows boost-mode operation with  $V_{\text{out}} = 1000 \text{ V}$ ,  $P_{\text{out}} = 10 \,\text{kW}$ , where the DC-link current  $i_{\text{DC}}$  is regulated into the six-pulse shape, i.e., the envelope of the phase current absolute values, needed for 2/3-PWM of the CSRstage, i.e.,  $v_{pn}$  never attains zero volt (freewheeling states are not employed), resulting in reduced switching losses of the CSR-stage. However, the DC/DC-stage has to regulate the DClink current in the boost-mode and control the output voltage at the same time. In the transition-mode operation, the CSRstage alternatively operates with 2/3-PWM and 3/3-PWM and the DC/DC-stage is democratically activated to shape the DClink current if needed; this ensures loss-optimal operation.

The proposed control strategy is thoroughly verified by the measurements shown in **Fig. 10**, where the output voltage steps up from 0 V to 800 V with a load resistance of  $80 \Omega$ . Automatic and smooth transitions between different the operating modes, i.e., buck-mode, transition-mode, and boost-mode, are achieved, and the loss-optimum modulation (i.e., 2/3-PWM of the CSR-stage if possible; clamped DC/DC-stage otherwise) employed. Note further the smooth start-up, which the current DC-link topology achieves without the need for pre-charging a DC-link capacitor (via pre-charge resistors) as is the case for voltage DC-link converters.

# **B.** Efficiency Measurements

The efficiency of the 10 kW hardware demonstrator shown in Fig. 8 is measured (Yokogawa WT3000) over the full wide output voltage (from 200 to 1000 V) and output power (from full load down to 25% load) ranges. Thus, Fig. 11a shows the measured efficiency results in dependence of the output voltage and the load, considering the loss-optimum operating mode for each operating point; Fig. 11b shows the same information in a 2D contour plot, where in addition the operating points at which the efficiency measurements have been taken are indicated (linear interpolation is used in between). Clearly, the converter features a relatively flat characteristic over the full operating area. High efficiencies, i.e., above 98%, are achieved for a large part of the operating range, i.e., in most of the operating range where output voltages above  $400 \,\mathrm{V}$  and more than 25% of rated load. To further illustrate this, Fig. 12a shows efficiency versus output voltage at rated power, and Fig. 12b shows efficiency versus output power for different output voltages. A peak efficiency of 98.8% at 520 V and 5 kW can be observed.

It is further worthwhile, for the first time, to experimentally quantify the system-level efficiency improvement when using 2/3-PWM instead of 3/3-PWM in the boost-mode and the transition-mode (note that the boost-type DC/DC stage sensibly *must* be clamped in the buck-mode). **Fig. 11c** shows the measured efficiency when operating with 3/3-PWM in those parts of the operating range where the loss-optimal operation



10



**Fig. 9:** Experimental waveforms of the converter shown in **Fig. 8**, operating with the proposed synergetic control strategy. (a) Buck-mode, where the CSR-stage uses 3/3-PWM to step down the mains voltage to the low output voltage and the DC/DC-stage is clamped (note that  $v_{qm}$  and  $v_{mr}$  are constant). (b) Transition-mode, where the CSR-stage changes between 3/3-PWM and 2/3-PWM, and the DC/DC-stage is democratically activated only when the boost functionality is required. (c) Boost-mode, where the DC/DC-stage regulates the DC-link current  $i_{DC}$  to the six-pulse shape needed for 2/3-PWM of the CSR-stage (note the absence of the zero level in  $v_{pn}$ ).



Fig. 10: Experimental waveforms of the converter shown in Fig. 8 when supplying a resistive load of  $80 \Omega$  and the output voltage set point is changed from 0 V to 800 V, i.e., covering a wide output voltage range. Automatic and seamless transitions from buck-mode to boost-mode are achieved by the proposed synergetic control strategy (see Fig. 7). Note also the very smooth start-up.

would employ 2/3-PWM. Fig. 11d then shows the efficiency improvements between the proposed loss-optimum operation (using 2/3-PWM whenever possible) and the conventional approach that does never employ 2/3-PWM, indicating improvements of up to 1% in the transition-mode and the boost-mode (again, no difference is expected in the buck-mode).

Finally, Fig. 13 provides the calculated loss breakdowns versus (a) output voltage at rated power, (b) output power at 400 V (buck-mode), and (c) output power at 800 V (boost-mode). The loss modeling has been presented earlier [38], but the calculation results shown here have been updated to reflect the components actually used in the demonstrator (see **Tab. I**). Moreover, the loss breakdowns provide the following

observations:

- Conduction losses account for a significant proportion of the total losses. As these reduce with the square of the current (and accordingly with the power), a relatively flat efficiency characteristic of the converter results.
- In buck-mode, the CSR-stage operating with 3/3-PWM contributes considerable switching losses whereas the DC/DC-stage only generates conduction losses and zero switching losses due to clamping.
- In boost-mode, 2/3-PWM is used for the CSR-stage and leads to almost negligible switching losses. On the other hand, the DC/DC-stage generates comparably high switching losses because of the high switched voltage



Fig. 11: Measured (Yokogawa WT3000) efficiencies of the realized 10 kW hardware demonstrator shown in Fig. 8 when operating over a wide output voltage (200 V to 1000 V) and output power (from full load to 25 % load) ranges, using (a) the proposed loss-optimal modulation scheme with 2/3-PWM of the CSR-stage whenever possible; (b) shows the corresponding efficiency contours and indicates the measured operating points (linear interpolation in-between). (c) shows the measured efficiency of conventional operation using 3/3-PWM instead of 2/3-PWM where applicable (i.e., in the boost-mode and the transition-mode). (d) quantifies the efficiency difference between (a) the proposed and (c) state-of-the-art methods, highlighting up to 1% efficiency improvement in the transition-mode and the boost-mode. Note that no efficiency difference is expected in the buck-mode, where 3/3-PWM must be used in all cases. Thus, (c) does not show efficiencies for buck-mode operating points; the efficiency difference in that operating range is always zero (see (d)).



Fig. 12: Measured (Yokogawa WT3000) efficiency curves of the realized 10 kW hardware demonstrator shown in Fig. 8. (a) Efficiency versus output voltage  $V_{\text{out}}$  at rated power (or rated output current below 400 V, see Fig. 1), and (b) efficiency versus output power  $P_{\text{out}}$  (using the proposed loss-optimal modulation scheme). A peak efficiency of 98.8% when  $V_{\text{out}} = 520 \text{ V}$  and  $P_{\text{out}} = 5 \text{ kW}$  is achieved.



Fig. 13: Calculated loss breakdowns of the converter shown in Fig. 8 and loss-optimal operation, in (a) for different output voltages  $V_{out}$  and rated power (or rated output current below 400 V), in (b) for buck-mode operation ( $V_{out} = 400$  V) and varying power  $P_{out}$ , and in (c) for boost-mode operation ( $V_{out} = 800$  V) and varying power. The measured (Yokogawa WT3000) total losses are in excellent agreement with the calculations.

(boost-mode).

losses, and a very close match between calculation and measurement can be observed.

Fig. 13 also indicates the measured (Yokogawa WT3000)



Fig. 14: Measured conducted EMI noise emission spectra of the realized 10 kW hardware demonstrator shown in Fig. 8. The Rhode & Schwar ESPI3 test receiver uses the CISPR 11 peak (PK) detector with resolution bandwidth of 9 kHz, 4 kHz step size, and 1 ms measurement time. The local peak values are connected by colored envelopes for easier comparisons between different operating points. (a) Comparison of the EMI noise emissions between 2/3-PWM and 3/3-PWM when operating in the boost-mode, i.e.,  $V_{out} = 800 \text{ V}$ ,  $P_{out} = 10 \text{ kW}$ , indicating a maximum reduction of 9.7 dB $\mu$ V at 2.4 MHz when using 2/3-PWM instead of 3/3-PWM. (b) Final conducted EMI pre-compliance test results of the demonstrator using the loss-optimum operating modes for each operating point (different output voltages, rated power); note that the minor violations of the CISPR 11 Class A limit above 10 MHz could likely be d by placing the converter in a grounded housing. (c) Screenshot directly taken from the EMI test receiver at the worst-case operating point ( $V_{out} = 400 \text{ V}$ ,  $P_{out} = 10 \text{ kW}$ ), indicating the quasi-peak (QP) value of  $64.4 \text{ dB}\mu$ V at 200 kHz.



Fig. 15: Comparison of calculated HF (a) DM and (b) CM EMI noise waveforms and spectra (as they would appear at the LISN without an EMI filter present) for operation with 2/3-PWM (blue) or 3/3-PWM (orange) in the boost-mode at  $V_{out} = 800$  V and  $P_{out} = 10$  kW.

# C. EMI Measurement

Conducted EMI pre-compliance tests have been carried out to assess the compliance of the realized 10 kW hardware demonstrator (see **Fig. 8**) with the limits set forth in CISPR 11 Class A for the frequency range of 150 kHz to 30 MHz. The test setup consists of a Rhode & Schwarz ESH2-Z5 three-phase LISN and a Rhode & Schwarz ESPI3 EMI test receiver.

First, the differences in the conducted EMI emission characteristics when operating with 2/3-PWM or, conventionally, 3/3-PWM for boost-mode operating points are compared. **Fig. 14 (a)** presents EMI measurement results when operating in the boost-mode ( $V_{out} = 800 \text{ V}$ ,  $P_{out} = 10 \text{ kW}$ ) with the two different modulation schemes used in the CSR-stage. In general, 2/3-PWM results in lower noise levels, with a maximum reduction of  $9.7 \text{ dB}\mu\text{V}$  at 2.4 MHz. This can be explained by the difference between DM/CM noise sources:

Fig. 15 first presents the HF DM/CM noise source waveforms generated by 2/3-PWM and 3/3-PWM, i.e., the switched current  $i_{a'}$  (see Fig. 2), and the CSR-stage CM voltage  $v_{\text{CM,CSR}} = (v_{\text{pk}} + v_{\text{nk}})/2$  (see [38] for a detailed analysis; note that the CM noise generated by the DC/DC-stage is neglected here since the focus is on comparing the EMI performances of different CSR-stage modulation schemes). To compare the required EMI filter efforts, the DM and CM voltage spectra that would be measured by a LISN in the absence of an EMI filter are provided. The DM noise source can thus be represented by the voltage that would appear at the LISN's  $50\,\Omega$  measurement resistor if  $i_{a'}$  would directly flow in this resistor. On the other hand, the CM voltage defined above is directly the relevant noise source if a comparably large parasitic capacitance of the converter's output to PE is assumed as a worst case. The thus calculated noise spectra (see Fig. 15) indicate that 2/3-PWM results in a reduction of the DM noise of up to  $6 \,\mathrm{dB}\mu\mathrm{V}$  (at  $500 \,\mathrm{kHz}$ ). Regarding the CM noise, the maximum reduction is similar, i.e.,  $6 \,\mathrm{dB}\mu\mathrm{V} \sim 8 \,\mathrm{dB}\mu\mathrm{V}$ , but observed for (almost) all frequency components. Hence, it can be assumed that mainly the lower CM noise, which is a direct consequence of the CSR-stage not using zero states with 2/3-PWM [39], contributes to the overall lower noise emissions of the converter operating with 2/3-PWM compared to 3/3-PWM. This implies further that a converter originally designed without considering 2/3-PWM can advantageously be operated with 2/3-PWM (by, essentially, only changing the control method) without the need for a redesign of the EMI filter.

Moreover, considering the loss-optimum operation, **Fig. 14b** shows conducted EMI noise emission measurements of the 10 kW demonstrator over the full output voltage range at rated power (note that the output current limit restricts the power to  $P_{out} = 5 \text{ kW}$  for the operating point at  $V_{out} = 200 \text{ V}$ ). Because the designed EMI filter (see **Tab. I**) achieves similar DM and CM attenuation, e.g., roughly 110 dB $\mu$ V at 200 kHz according to the detailed discussion in [38], and because of the higher DM noise emission levels for the exemplary operating point discussed in the context of **Fig. 15**, it is likely that the DM noise dominates in the measurement results, especially when the CSR-stage operates with high modulation indices. Thus, focusing on the measured noise at 200 kHz, i.e., the first harmonic of the switching frequency that lies inside of the regulated frequency range, it is observed that:

- Higher noise results for operating points in the buckmode, e.g.,  $V_{out} = 200$  V or 400 V, than for operating points in the boost-mode, e.g.,  $V_{out} = 600$  V, 800 V, or 1000 V, since a higher DC-link current, i.e., a constant DC-link current of 25 A in the buck-mode instead of a six-pulse-shaped DC-link current with a peak value of 20.5 A in the boost-mode, must be used.
- The worst case at 400 V is expected by comparing RMS values of the HF switched current  $i_{a'}$ , i.e., 10.5 A at 200 V, 10.8 A at 400 V, and 6.8 A at 800 V.
- Similar EMI noise spectra are measured for the three operating points in boost-mode since the CSR-stage operates identically with 2/3-PWM and thus with the same DC-link current. These results indicate that the DC/DC-stage does not strongly affect the AC-side EMI performance.

Finally, considering the worst-case operating point at  $V_{\text{out}} = 400 \text{ V}$  and  $P_{\text{out}} = 10 \text{ kW}$ , **Fig. 14c** shows a screenshot of the EMI test receiver with a quasi-peak (QP) measurement result of  $64.4 \text{ dB}\mu\text{V}$  at 200 kHz, which indicates compliance with CISPR 11 Class A.

# VI. CONCLUSION

Targeting advanced AC/DC front-end converters for EV charger applications, this paper thoroughly studies and analyzes a three-phase  $(3-\Phi)$  buck-boost (bB) current DC-link PFC rectifier that consists of a 3- $\Phi$  buck-type current-source rectifier (CSR)-stage cascaded by a 3-L boost-type DC/DCstage via a shared DC-link inductor. An ultra-wide output voltage range, i.e., from 200 V to 1000 V, can be covered by three loss-optimal operating modes: in the buck-mode (for low output voltages), the CSR-stage operates with Reduced Common-Mode (RCM) 3/3-PWM and the DC/DC-stage is clamped to avoid switching losses; in the boost-mode (for high output voltages), the CSR-stage operates with 2/3-PWM, i.e., only two out of three phases switch within one switching period such that the CSR-stage bridge-legs switch less frequently, and advantageously only in those respective sectors of the main periods where the switching occurs at relatively low voltages and currents; at the same time, still sinusoidal grid currents are achieved by using the DC/DC-stage to shape the DC-link current to follow the typical six-pulse shape given by the maximum absolute values of the  $3-\Phi$  mains currents. Furthermore, a simple and intuitive synergetic control strategy is proposed to operate the CSR-stage and the DC/DC-stage collaboratively in the loss-optimum operating modes, and to achieve an automatic, seamless transition between these lossoptimal operating modes when the output voltage changes. In particular, this also ensures loss-optimum operation in the transition-mode (for output voltages between buck-mode and boost-mode), where the minimum possible DC-link current is always ensured and the system hence seamlessly and democratically transitions between 3/3-PWM and 2/3-PWM several times per mains period.

A compact 10 kW hardware demonstrator with a power density of  $6.4 \,\mathrm{kW/dm^3}$  (107.5 W/in<sup>3</sup>) is presented and used to verify, for the first time, the key functionality of the proposed synergetic control method. Then, comprehensive efficiency measurements over the full output voltage and power ranges confirm a flat efficiency characteristic (higher than 98% for most operating points with output voltages above 400 V and more than 25% of rated load), and a peak efficiency of 98.8%at  $V_{\rm out} = 520 \,\mathrm{V}$  and  $P_{\rm out} = 5 \,\mathrm{kW}$  (partial load). These measurements agree closely with the calculation results presented earlier. Again, for the first time, the efficiency improvement of 2/3-PWM over 3/3-PWM on the system-level, i.e., including a DC/DC-stage, has been experimentally confirmed to be up to 1%. Finally, the conducted EMI pre-compliance tests reveal that, for a given operating point where both PWM schemes are applicable, 2/3-PWM results in lower noise emissions than 3/3-PWM. Using the loss-optimum operating modes, measurements taken over the full output voltage range and rated power indicate compliance with CISPR 11 Class A.

All in all, current DC-link buck-boost PFC rectifiers such as the system presented herein are promising realization options for future EV chargers that require a wide output voltage range, high efficiency, and compact size.

#### REFERENCES

- International Energy Agency (IEA), "Global EV outlook 2021," https://www.iea.org/reports/global-ev-outlook-2021, accessed: 28-Jan-2023.
- [2] C. Xu, P. Behrens, P. Gasper, K. Smith, M. Hu, A. Tukker, and B. Steubing, "Electric vehicle batteries alone could satisfy short-term grid storage demand by as early as 2030," *Nat. Commun.*, vol. 14, no. 1, p. 119, 2023.
- [3] A. M. A. Haidar and K. M. Muttaqi, "Behavioral characterization of electric vehicle charging loads in a distribution power grid through modeling of battery chargers," *IEEE Trans. Ind. Appl.*, vol. 52, no. 1, pp. 483–492, Jan. 2016.

- [4] L. Wang, Z. Qin, T. Slangen, P. Bauer, and T. Van Wijk, "Grid impact of electric vehicle fast charging stations: Trends, standards, issues and mitigation measures-an overview," *IEEE Open J. Power Electron.*, vol. 2, pp. 56–74, Jan. 2021.
- [5] M. C. Kisacikoglu, B. Ozpineci, and L. M. Tolbert, "Reactive power operation analysis of a single-phase EV/PHEV bidirectional battery charger," in *Proc. 8th Int. Conf. Power Electron. (ICPE-ECCE Asia)*, Jeju, Korea, May 2011.
- [6] "CHAdeMO Protocol Development," https://www.chademo.com, accessed: 2022-03-22.
- [7] S. Rivera, S. M. Goetz, S. Kouro, P. W. Lehn, M. Pathmanathan, P. Bauer, and R. A. Mastromauro, "Charging infrastructure and grid integration for electromobility," *Proc. IEEE*, early access, 2022.
- [8] W. McMurray, "Multipurpose power converter circuits," U.S. Patent 3 487 289, 1969.
- [9] R. W. De Doncker, D. M. Divan, and M. H. Kheraluwala, "A threephase soft-switched high-power-density DC/DC converter for highpower applications," *IEEE Trans. Ind. Appl.*, vol. 27, no. 1, pp. 63–73, 1991.
- [10] F. Krismer, "Modeling and optimization of bidirectional dual active bridge DC-DC converter topologies," Ph.D. dissertation, ETH Zürich, 2010.
- [11] J. Hu, "Modulation and dynamic control of intelligent dual-active-bridge converter based substations for flexible DC grids," Ph.D. dissertation, RWTH Aachen Univ., 2019.
- [12] Y. Wei, Q. Luo, and A. Mantooth, "Overview of modulation strategies for LLC resonant converter," *IEEE Trans. Power Electron.*, vol. 35, no. 10, pp. 10423–10443, 2020.
- [13] F. C. Schwarz, "A method of resonant current pulse modulation for power converters," *IEEE Trans. Ind. Electron. Control Instrum.*, vol. 17, no. 3, pp. 209–221, 1970.
- [14] W. McMurray, "The thyristor electronic transformer: A power converter using a high-frequency link," *IEEE Trans. Ind. Gen. A.*, vol. 7, no. 4, pp. 451–457, Jul. 1971.
- [15] W. Feng, P. Mattavelli, and F. C. Lee, "Pulsewidth locked loop (PWLL) for automatic resonant frequency tracking in LLC DC–DC transformer (LLC-DCX)," *IEEE Trans. Power Electron.*, vol. 28, no. 4, pp. 1862– 1869, 2012.
- [16] X. Wang, C. Jiang, B. Lei, H. Teng, H. K. Bai, and J. L. Kirtley, "Powerloss analysis and efficiency maximization of a silicon-carbide MOSFETbased three-phase 10-kW bidirectional EV charger using variable-DCbus control," *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 4, no. 3, pp. 880–892, 2016.
- [17] J. Wang, Y. Zhang, M. Elshaer, W. Perdikakis, C. Yao, K. Zou, Z. Xu, and C. Chen, "Nonisolated electric vehicle chargers: Their current status and future challenges," *IEEE Electrific. Mag.*, vol. 9, no. 2, pp. 23–33, 2021.
- [18] D. Zhang, D. Cao, J. Huber, J. Everts, and J. W. Kolar, "Non-isolated three-phase current DC-link buck-boost EV charger with virtual output midpoint grounding and ground current control," *IEEE Trans. Transp. Electrific.*, early access, 2023.
- [19] H. Tu, H. Feng, S. Srdic, and S. Lukic, "Extreme fast charging of electric vehicles: A technology overview," *IEEE Trans. Transport. Electrific.*, vol. 5, no. 4, pp. 861–878, Dec. 2019.
- [20] K. P. Phillips, "Current-source converter for AC motor drives," *IEEE Trans. Ind. Appl.*, vol. 8, no. 6, pp. 679–683, Nov. 1972.
  [21] M. Hombu, S. Ueda, and A. Ueda, "A current source GTO inverter with
- [21] M. Hombu, S. Ueda, and A. Ueda, "A current source GTO inverter with sinusoidal inputs and outputs," *IEEE Trans. Ind. Appl.*, vol. 23, no. 2, pp. 247–255, Mar. 1987.
- [22] Y. W. Li, B. Wu, N. R. Zargari, J. C. Wiseman, and D. Xu, "Damping of PWM current-source rectifier using a hybrid combination approach," *IEEE Trans. Power Electron.*, vol. 22, no. 4, pp. 1383–1393, Jul. 2007.
- [23] Y. W. Li, M. Pande, N. R. Zargari, and B. Wu, "DC-link current minimization for high-power current-source motor drives," *IEEE Trans. Power Electron.*, vol. 24, no. 1, pp. 232–240, Jan. 2008.
- [24] Y. W. Li, M. Pande, N. Zargari, and B. Wu, "Power-factor compensation for PWM CSR–CSI-fed high-power drive system using flux adjustment," *IEEE Trans. Power Electron.*, vol. 24, no. 12, pp. 3014–3019, Dec. 2009.
- [25] B. Wu and M. Narimani, *High-power converters and AC drives*, 2nd ed. Hoboken, New Jersey, USA: John Wiley & Sons, 2017.
- [26] T. Halkosaari and H. Tuusa, "Optimal vector modulation of a PWM current source converter according to minimal switching losses," in *Proc. EEE 31st Annu. Power Electron. Specialists Conf.*, Galway, Ireland, Jun. 2000.
- [27] T. Friedli, S. D. Round, D. Hassler, and J. W. Kolar, "Design and performance of a 200 kHz all-SiC JFET current DC-link back-to-back converter," *IEEE Trans. Industry Appl.*, vol. 45, no. 5, pp. 1868–1878, Sep. 2009.

- [28] R. A. Torres, H. Dai, W. Lee, B. Sarlioglu, and T. Jahns, "Currentsource inverter integrated motor drives using dual-gate four-quadrant wide-bandgap power switches," *IEEE Trans. Ind. Appl.*, vol. 57, no. 5, pp. 5183–5198, Sep. 2021.
- [29] A. I. Emon, Z. Yuan, H. Peng, and F. Luo, "Performance comparison and modelling of instantaneous current sharing amongst GaN HEMT switch configurations for current source inverters," in *Proc. IEEE Appl. Power Electron. Conf. Expo. (APEC)*, Houston, TX, USA, Mar. 2022, pp. 2014–2020.
- [30] M. U. Hassan, A. I. Emon, F. Luo, and V. Solovyov, "Design and validation of a 20 kVA, fully cryogenic, two-level GaN-based current source inverter for full electric aircrafts," *IEEE Trans. Transp. Electrific.*, vol. 8, no. 4, pp. 4743–4759, Dec. 2022.
- [31] M. Salo and H. Tuusa, "A vector controlled current-source PWM rectifier with a novel current damping method," *IEEE Trans. Power Electron.*, vol. 15, no. 3, pp. 464–470, May 2000.
- [32] B. Guo, F. Wang, and E. Aeloiza, "A novel three-phase current source rectifier with delta-type input connection to reduce the device conduction loss," *IEEE Trans. Power Electron.*, vol. 31, no. 2, pp. 1074–1084, Feb. 2016.
- [33] F. Xu, B. Guo, L. M. Tolbert, F. Wang, and B. J. Blalock, "An all-SiC three-phase buck rectifier for high-efficiency data center power supplies," *IEEE Trans. Ind. Appl.*, vol. 49, no. 6, pp. 2662–2673, Nov. 2013.
- [34] Z. An, X. Han, M. J. Mauger, B. Houska, D. Yan, A. Marellapudi, J. Benzaquen, R. P. Kandula, and D. Divan, "Laminated permanent magnets enable compact magnetic components in current-source converters," *IEEE Trans. Power Electron.*, vol. 37, no. 10, pp. 12391–12405, Oct. 2022.
- [35] P. Qiu, D. Qiu, B. Zhang, and Y. Chen, "A universal controller of electric spring based on current-source inverter," *CPSS Trans. Power Electron. Appl.*, vol. 7, no. 1, pp. 17–27, 2022.
- [36] B. Sahan, S. V. Araújo, C. Nöding, and P. Zacharias, "Comparative evaluation of three-phase current source inverters for grid interfacing of distributed and renewable energy systems," *IEEE Trans. Power Electron.*, vol. 26, no. 8, pp. 2304–2318, Aug. 2011.
- [37] Y. Xu, Z. Wang, P. Liu, Y. Chen, and J. He, "Soft-switching currentsource rectifier based onboard charging system for electric vehicles," *IEEE Trans. Ind. Appl.*, vol. 57, no. 5, pp. 5086–5098, Sep. 2021.
- [38] D. Zhang, M. Guacci, M. Haider, D. Bortis, J. W. Kolar, and J. Everts, "Three-phase bidirectional buck-boost current DC-link EV battery charger featuring a wide output voltage range of 200 to 1000 V," in *Proc. IEEE Energy Conv. Congr. Expo. (ECCE USA)*, Detroit, MI, USA, Oct. 2020.
- [39] D. Zhang, M. Guacci, J. W. Kolar, and J. Everts, "Three-phase bidirectional ultra-wide output voltage range current DC-link AC/DC buckboost converter," in *Proc. 46th Annu. Conf. IEEE Ind. Electron. Soc.* (*IECON*), Singapore, Oct. 2020.
- [40] —, "Synergetic control of a 3-Φ buck-boost current DC-Link EV charger considering wide output range and irregular mains conditions," in Proc. IEEE Int. Power Electron. Motion Control Conf. (IPEMC-ECCE Asia), Nanjing, China, Dec. 2020.
- [41] J. W. Kolar, H. Ertl, and F. Zach, "Analysis of the duality of three phase PWM converters with DC voltage link and DC current link," in *Conf. Rec. IEEE Ind. Appl. Soc. Annu. Meet.*, San Diego, CA, USA, Oct. 1989, pp. 724–737.
- [42] Y. Li, L. Ding, and Y. W. Li, "Isomorphic relationships between voltagesource and current-source converters," *IEEE Trans. Power Electron.*, vol. 34, no. 8, pp. 7131–7135, Aug. 2019.
- [43] M. H. Bierhoff and F. W. Fuchs, "Semiconductor losses in voltage source and current source IGBT converters based on analytical derivation," in *Proc. IEEE 35th Annu. Power Electron. Specialists Conf. (PESC)*, Aachen, Germany, Jun. 2004, pp. 2836–2842.
- [44] L. Ding, Z. Quan, and Y. W. Li, "General bi-tri logic SPWM for current source converter with optimized zero-state replacement," *IEEE Trans. Power Electron.*, vol. 36, no. 10, pp. 11 372–11 382, Oct. 2021.
- [45] X. Wang, Y. W. Li, F. Blaabjerg, and P. C. Loh, "Virtual-impedancebased control for voltage-source and current-source converters," *IEEE Trans. Power Electron.*, vol. 30, no. 12, pp. 7019–7037, Dec. 2015.
- [46] D. Lu, X. Wang, and F. Blaabjerg, "Investigation on the AC/DC interactions in voltage-source rectifiers and current-source rectifiers," in *Proc. 19th IEEE Workshop Control Model. Power Electron. (COMPEL)*, Padua, Italy, Jun. 2018.
- [47] C. J. Cass, R. Burgos, F. Wang, and D. Boroyevich, "Three-phase AC buck rectifier using normally-on SiC JFETs at 150kHz switching frequency," in *Proc. IEEE Annu. Power Electron. Specialists Conf.* (*PESC*), Orlando, FL, USA, Jun. 2007.

- [48] B. Pandya, "600 V GaN dual gate bidirectional switch," 2019, Power-America Institute. [Online]. Available: https://tinyurl.com/2aumzc59
- [49] M. Guacci, D. Zhang, M. Tatic, D. Bortis, J. W. Kolar, Y. Kinoshita, and I. Hidetoshi, "Three-phase two-third-PWM buck-boost current source inverter system employing dual-gate monolithic bidirectional GaN E-FETs," CPSS Trans. Power Electron. Appl., vol. 4, no. 4, pp. 339–354, Dec. 2019.
- [50] N. Nain, D. Zhang, J. Huber, J. W. Kolar, K. K. Leong, and B. Pandya, "Synergetic control of three-phase AC-AC current-source converter employing monolithic bidirectional 600 V GaN transistors," in *Proc.* 22nd IEEE Workshop Control Model. Power Electron. (COMPEL), Cartagena, Colombia, Nov. 2021.
- [51] J. Huber and J. W. Kolar, "Monolithic bidirectional power transistors," *IEEE Power Electron. Mag.*, vol. 10, no. 1, pp. 28–38, Mar. 2023.
- [52] K. D. Ngo, "Topology and analysis in PWM inversion, rectification, and cycloconversion," Ph.D. dissertation, California Institute of Technology, USA, 1984.
- [53] M. Baumann and J. W. Kolar, "A novel control concept for reliable operation of a three-phase three-switch buck-type unity power factor rectifier with integrated boost output stage under heavily unbalanced mains condition," *IEEE Trans. Ind. Electron.*, vol. 52, no. 2, pp. 399–

409, Apr. 2005.

- [54] T. Nussbaumer, G. Gong, M. Heldwein, and J. W. Kolar, "Modeling and robust control of a three-phase buck+boost PWM rectifier (VRX-4)," *IEEE Trans. Ind. Appl.*, vol. 44, no. 2, pp. 650–662, Mar. 2008.
- [55] M. Hagemeyer, P. Wallmeier, F. Schafmeister, and J. Bocker, "Comparison of unidirectional three-and four-wire-based boost PFC-rectifier topologies for non-isolated three-phase EV on-board chargers under common-mode aspects," in *Proc. IEEE Appl. Power Electron. Conf. Expo. (APEC)*, Phoenix, AZ, USA, 2021.
- [56] Q. Lei, B. Wang, and F. Z. Peng, "Unified space vector PWM control for current source inverter," in *Proc. IEEE Energy Conv. Congr. Expo.* (ECCE USA), Raleigh, NC, USA, Sep. 2012.
- [57] Q. Lei and F. Z. Peng, "Space vector pulsewidth amplitude modulation for a buck-boost voltage/current source inverter," *IEEE Trans. Power Electron.*, vol. 29, no. 1, pp. 266–274, Jan. 2014.
- [58] T. Friedli, "Comparative evaluation of three-phase Si and SiC AC-AC converter systems," Ph.D. dissertation, ETH Zurich, Switzerland, 2010.
- [59] N. Burany, "Safe control of four-quadrant switches," in *Conf. Rec. IEEE Ind. Appl. Soc. Annu. Meet.*, San Diego, CA, USA, Oct. 1989, pp. 1190–1194.