ACTIVE GATE DRIVE CIRCUIT

Applicant: ABB Research Ltd, Zurich (CH)

Inventors: Yanich Lobisger, Aarau (CH); Johann Walter Kolar, Zurich (CH); Matti Laitinen, Helsinki (FI)

Assignee: ABB Research Ltd., Zurich (CH)

Notice: Subject to any disclaimer, the term of this patent is extended or adjusted under 35 U.S.C. 154(b) by 0 days.

Appl. No.: 13/738,624

Filed: Jan. 10, 2013

Prior Publication Data

Foreign Application Priority Data
Jan. 13, 2012 (EP) 12151032

Int. Cl.
H03B 1/00 (2006.01)

U.S. Cl.
USPC 327/109

Field of Classification Search
CPC 327/109

See application file for complete search history.

References Cited
U.S. PATENT DOCUMENTS
5,926,012 A 7/1999 Takizawa et al.
6,052,817 A * 9/1999 Brewster et al. ............ 323/268
6,127,746 A 10/2000 Clemente 327/109

Exemplary embodiments are directed to a gate drive circuit and a method for controlling a gate-controlled component. The gate drive circuit includes a PI controller that receives an input reference signal (v_ref) and determines a gate voltage of the gate-controlled component. The gate drive circuit also includes a first feedback loop for the PI controller adapted to provide feedback from a time derivative of a collector-to-emitter voltage (v_{CE}) of the controlled component. The first feedback loop has a first gain (k_f). A second is provided in the gate drive circuit feedback loop for the PI controller that provides feedback from the time derivative of the collector current (i_c) of the controlled component. The second feedback loop has second gain (k_i) and includes a clipping circuit that modifies the feedback signal in the second feedback loop during turn-on of the controlled component when the time derivative of the collector current is negative.
ACTIVE GATE DRIVE CIRCUIT

RELATED APPLICATION(S)

This application claims priority under 35 U.S.C. §119 to European Patent Application No. 1215108.2.5 filed in Europe on Jan. 13, 2012, the entire content of which is hereby incorporated by reference in its entirety.

FIELD

The present disclosure relates to gate drivers, and to gate drivers employing closed control loop of current and voltage slope.

BACKGROUND INFORMATION

Insulated gate bipolar transistor (IGBT) modules are widely used in inductive (hard) switching voltage source power electronic converters such as drives, switched-mode power supplies or solid state transformers.

Minimizing switching losses of the IGBT, sticking the current and voltage conditions to the same operating area (SOA), e.g. limiting the turn-off overvoltage and the peak reverse recovery current during turn-on, and restricting electromagnetic interference (EMI) can be a challenging task of the IGBT’s gate drive. Setting the collector current slope $\frac{di_c}{dt}$ at turn-on can enable the peak reverse recovery current to be limited, and $\frac{dv_c}{dt}$ during turn-off can define the overvoltage that results due to the voltage drop across the total commutation loop inductance $L_c$. To provide electromagnetic compatibility (EMC), as the case may be, the collector-emitter voltage slope $\frac{dv_{ce}}{dt}$ and $\frac{di_c}{dt}$ have to be restricted to specified values.

An independent current and voltage slope control individually for turn-on and turn-off allows the gate drive to optimally switch the IGBT in all operating points with minimal switching losses while sticking to the SOA and providing EMC. In addition, if IGBT modules are directly connected in series or in parallel, the control of $\frac{dv_{ce}}{dt}$ or $\frac{di_c}{dt}$ enables a symmetrical voltage or current sharing.

A simple and common way of adjusting the switching speed of IGBTs is to insert additional passive components into the circuit. Additional gate resistance $R_g$ reduces the gate current and therefore also both current and voltage slopes, extra Miller capacitance $C_{cm}$ lowers $\frac{dv_{ce}}{dt}$ and added gate-emitter capacitance $C_{ce}$ slows down $\frac{di_c}{dt}$. This approach can lead to either excessive switching losses or to increased delays and gate driving losses due to the larger amount of gate charge that is specified.

To avoid additional gate driving losses, a feed-forward gate voltage shape generator can be used to adjust the $\frac{di_c}{dt}$ and $\frac{dv_{ce}}{dt}$. An example of this technique is disclosed in P. J. Grbovic, “An IGBT gate driver for feed-forward control of turn-on losses and reverse recovery current,” IEEE Transactions on Power Electronics, vol. 23, no. 2, pp. 643-652, March 2008. However, in this approach the controllability of the voltage slope is small.

Further possibilities to influence the gate current during the switching transients are for example switchable or adjustable gate resistor(s), current sources/sinks or gate voltages. As the implementation of such gate drives with adjustable output stage has to ensure an operation in the SOA, e.g. limited $\frac{di_c}{dt}$ and $\frac{dv_{ce}}{dt}$ for all operating conditions (varied $T_J$, $I_c$, $v_{ce}$) for most of the operating points the desired optimal current and voltage slopes are not achieved leading to increased switching losses. In addition, the system state of the semicon-
ductor, e.g. the transition from the current to the voltage transients and vice versa, should be detected most accurately in an additional complex circuit, to be able to independently adjust $\frac{di_c}{dt}$ and $\frac{dv_{ce}}{dt}$.

Missing compensation of the IGBT’s non-linearities and dependencies on the operating point is a further and main drawback of all these open-loop control topologies. The IGBT’s transconductance $g_m$ in fact varies with the gate voltage $V_{ce}$ and the junction temperature $T_J$ as well as both capacitance values $C_{cm}$ and $C_{ce}$ depend on the applied voltage, such as the Miller capacitance. With an open-loop approach, accurately defined and constant current and voltage slopes can therefore not be obtained. For that reason, topologies with feedback are applied to achieve more precise control.

Best performance with regard to analog control bandwidth is achieved by means of $\frac{di_c}{dt}$ and $\frac{dv_{ce}}{dt}$ control topologies due to simple and high-bandwidth measurement circuits, easy to generate constant reference value(s) and simple control amplifier stages. Different implementations of only $\frac{di_c}{dt}$ control or individual solutions for current or voltage slope control during turn-on or turn-off has been discussed in S. Park and T. M. Jahns, “Flexible dv/dt and di/dt control method for insulated gate power switches,” IEEE Transactions on Industry Applications, vol. 39, no. 3, pp. 657-664, 2003.

A complete solution of turn-on and turn-off $\frac{di_c}{dt}$ and $\frac{dv_{ce}}{dt}$ control was disclosed in C. Dorlemann and J. Melbert, “New IGBT driver with independent dv/dt- and di/dt-feedback control for optimized switching behavior,” Proc. of the 2nd Int. Conf. on Integrated Power Electronic Systems (CIPS), pp. 107-114, 2002. Due to the implementation with a large amount of bipolar transistors and an active detection and selection of the control loop, the performance was limited to 200 A/μs and 1 kV/μs.

SUMMARY

An exemplary gate drive circuit for controlling a gate-controlled component is disclosed. The circuit comprising: a PI controller configured to receive an input reference signal ($v_{ref,di/dt}$) and to control a gate voltage of the gate-controlled component; a first feedback loop for the PI controller that provides feedback from a time derivative of a collector-to-emitter voltage ($v_{ce}$) of the controlled component, the first feedback loop having first gain ($k_1$), and a second feedback loop for the PI controller that provides feedback from a time derivative of the collector current ($i_c$) of the controlled component, the second feedback loop having second gain ($k_2$), wherein the second feedback loop includes a clipping circuit that modifies the feedback signal in the second feedback loop during turn-on of the controlled component when the time derivative of the collector current is negative.

An exemplary method for controlling a gate-controlled component by using a PI controller adapted to receive an input reference signal ($v_{ref,di/dt}$) and to control a gate voltage of the gate-controlled component is disclosed, the method comprising: providing the input reference signal ($v_{ref,di/dt}$) to the PI controller; obtaining, via a first feedback loop, a first feedback signal for the PI controller from a time derivative of a collector-to-emitter voltage ($v_{ce}$) of the controlled component; obtaining, via a second feedback loop, a second feedback signal for the PI controller from the time derivative of the collector current ($i_c$) of the controlled component; and modifying the feedback signal in the second feedback loop during
BRIEF DESCRIPTION OF THE DRAWINGS

In the following the disclosure will be described in greater detail by means of exemplary embodiments with reference to the accompanying drawings, in which:

FIGS. 1a and 1b show schematic current and voltage waveforms of the inductive switching transients for turn-on and turn-off conditions, respectively, in accordance with an exemplary embodiment of the present disclosure; FIG. 2 shows the block diagram of the combined current and voltage slope control in accordance with an exemplary embodiment of the present disclosure; FIG. 3 shows an example of schematic of the active gate drive in accordance with an exemplary embodiment of the present disclosure; FIG. 4 shows an example of schematic of a clipping circuit in accordance with an exemplary embodiment of the present disclosure; FIG. 5 shows measured collector current iC, collector-emitter voltage VCE and gate driver output voltage VGDout during turn-on for varied load currents in accordance with an exemplary embodiment of the present disclosure; FIG. 6 shows measured collector current iC and collector-emitter voltage VCE during turn-on for varied voltage slopes in accordance with an exemplary embodiment of the present disclosure; and FIG. 7 shows measured collector current iC and collector-emitter voltage VCE during turn-on for varied current slopes in accordance with an exemplary embodiment of the present disclosure.

DETAILED DESCRIPTION

Exemplary embodiments of the present disclosure provide a driving method and driver circuit implementing the method so as to alleviate the above mentioned disadvantages.

Exemplary embodiments are based on the idea of using a single PI controller that controls both diC/dt and dVCE/dt of the gate-controlled component. Due to the nature of turn-on and turn-off procedures, either the collector current or the collector-to-emitter voltage changes at a time thereby enabling the use of only one PI controller.

The active gate drive of exemplary embodiments described herein provides highly dynamic control using simple hardware implementation. For the hardware implementation only simple measurement circuits, a constant reference signal during the complete switching operation and one single control amplifier can be specified. Due to the natural state transition from diC/dt to dVCE/dt control and vice versa, no active change of the control loop is needed during the switching transients providing maximum analog control bandwidth.

In accordance with exemplary embodiments of the present disclosure the change rate of collector current and the change rate of collector-to-emitter voltage can be controlled using a simple structure. The controlled change rates ensure that problems relating to high change rates or excessive losses are dealt with.

FIGS. 1a and 1b show schematic current and voltage waveforms of the inductive switching transients for turn-on and turn-off conditions, respectively, in accordance with an exemplary embodiment of the present disclosure. The main characteristic of the inductive (hard) switching transients of an IGBT is that the sections of current and voltage change are always succeeding each other for the turn-on and turn-off operation as depicted in FIGS. 1a and 1b and described in Table I.

<table>
<thead>
<tr>
<th>Section description for the inductive switching transients according to FIGS. 1a and 1b.</th>
<th>turn-on</th>
<th>turn-off</th>
</tr>
</thead>
<tbody>
<tr>
<td>(1) turn-on delay (VCE &lt; VA)</td>
<td>change large</td>
<td>CEC</td>
</tr>
<tr>
<td>(2) diC/dt</td>
<td>dVCE/dt</td>
<td></td>
</tr>
<tr>
<td>(3) dVCE/dt</td>
<td>diC/dt</td>
<td></td>
</tr>
<tr>
<td>(4) discharge large CEC</td>
<td>tail current</td>
<td></td>
</tr>
<tr>
<td>(5) on-state</td>
<td>off-state</td>
<td></td>
</tr>
</tbody>
</table>

As shown in FIG. 1a that the collector current increases in section (2) of the turn-on procedure. In the same section the collector emitter voltage stays almost constant.

Due to this temporal separation of the current and voltage slopes, ideally, dVCE/dt is zero during the collector current change and diC/dt is zero during the collector-emitter voltage change. This fact permits the utilization of a combined diC/dt and dVCE/dt closed-loop control, e.g., both control loops are active simultaneously, with one single Proportional-integral controller (PI controller). In doing so, a natural state transition from the current to the voltage slope control and vice versa occurs due to the hard switching of the IGBT. The block diagram for this combined current and voltage slope control is depicted in FIG. 2.

FIG. 2 shows the block diagram of the combined current and voltage slope control in accordance with an exemplary embodiment of the present disclosure. FIG. 2 shows the controlled component 30 having a gate G, a collector C and emitter E. The output of the PI controller 31 is led to a buffer circuit BUF which amplifies the signal from the PI controller and feeds gate current iG to the gate of the component. A first feedback loop carries a feedback signal having a value of collector-to-emitter voltage VCE of which a time derivative is taken. This signal is further amplified by gain k1. The signal fed back to the controller is thus proportional to the time derivative of the collector-to-emitter voltage dVCE/dt. A second feedback loop carries a feedback voltage signal which is proportional to the time derivative of collector current which is obtained as a voltage between the emitter E and the auxiliary emitter e of the component 30 due to the parasitic bonding wire inductance Lf.

The input reference signal Vref/dt is that set once at the beginning of every switching operation, is kept at a constant value and defines in combination with the feedback gains k1 and k2 the set-points for both control variables according to (1) and (2).

\[
\frac{diC}{dt} = \frac{V_{ref}}{k1 \cdot Lf}
\]

\[
\frac{dVCE}{dt} = \frac{V_{ref}}{k2}
\]

With the above equations, it is possible to define the requested voltage and current slopes by setting the values of gains.

As the dynamic feedback provides system information during the current and voltage slopes, the PI controller is not able to control the IGBT properly during the turn-on and turn-off delay sections (sections (1) in FIGS. 1a and 1b).
The PI controller 31 can be implemented with a fast operational amplifier as shown in FIG. 3, where the P- and I-part result according to (5) and (6).

\[ P = \frac{1}{R_s C_p} \]  
\[ I = \frac{1}{(R_1 + R_s) C_p} \]  

As output buffer, a push-pull emitter-follower Qp, Qn can be used to provide the high analog bandwidth and needed current gain. In doing so, the parallel connection of lower current rated bipolar transistors compared to single devices is beneficial in terms of current gain (typ. \( h_{fe} > 100 \)) and analog bandwidth (1/\( f_{g} > 100 \) MHz).

FIG. 3 also shows an example of a circuit used for producing the gate current control. For example, the gate current can be measured as a voltage across resistor Rg which is placed in the gate current path. This voltage signal is fed to an operational amplifier circuit which also receives gate current reference voltage \( V_{ref} \). The operational amplifier circuit with resistors \( R_{g1}, R_{g2}, R_{g3}, R_{g4}, R_{g5}, \) and \( R_{g6} \) produce the functionality of the operational feedback loop of FIG. 2. The summation element 34 of FIG. 3 is formed of resistors \( R_{g1}, R_{g2}, R_{g3}, \) and capacitor \( C_p \) connected to the operational amplifier of the PI controller 31.

Ideally, the current and voltage transients of the inductive switching are temporally separated from each other as illustrated above enabling a combined \( di/dt \) and \( dv_{ce}/dt \) control. However, during the turn-on voltage slope, the collector current is reduced after the peak reverse recovery current leading to unwanted additional feedback. This decrease of collector current is shown in FIG. 1a at the section (3).

FIG. 4 shows an example of schematic of a clipping circuit in accordance with an exemplary embodiment of the present disclosure. For the control topology, a negative \( di/dt \) feedback during the turn-on voltage slope should be prevented for achieving an optimal control of \( dv_{ce}/dt \). This can be achieved by inserting a clipping circuit shown in FIG. 4 into the \( di/dt \) feedback path as shown in FIG. 3 with reference numeral 32.

With the clipping circuit of the embodiment, the negative current slope feedback values are limited to the diode \( D_p \), forward voltage scaled down by the compensated voltage divider (\( R_p / R_{q1} \) where \( R_{q1} \) is the gain when it is enabled. The clipping circuit of the embodiment is enabled during the turn-on transistors only with switch \( S_p \). As control \( v_{ge} \) is applied to the gate of the switch \( S_p \), positive current occurring during negative current slope feedback can flow through diode \( D_p \) and the voltage the operational amplifier of FIG. 4 is limited by the forward voltage of the diode and the voltage divider. The operational amplifier together with the resistors \( R_{g1}, R_{g2} \) set the gain of the circuit. The voltage of the circuit is output as signal \( V_{ref} \) shown also in FIG. 3. As control signal \( v_{ge} \) for enabling the clipping circuit the gate input signal of the gate driver may directly be used, e.g. the clipping circuit can be enabled during the complete turn-on switching transistors and disabled during the complete turn-off switching transistors.

In accordance with an exemplary embodiment, double-pulse tests performed on an exemplary circuit of the present disclosure can lead to the following measurement results. The test setup consisted of a DC link (up to 1 kV, 320 μA), one Infineon FF450R12KE4 1GBT half-bridge module 1.2 kV, 450 A), an air-core pulse inductor (53 μH) and a busbar interconnecting all components.

FIG. 5 shows measured collector current \( i_{ce} \), collector-emitter voltage \( v_{ce} \), and gate driver output voltage \( v_{GD(out)} \) during turn-on for varied load current in accordance with an exemplary embodiment of the present disclosure. For the reference values of \( di_{ce}/dt_{ref} = 2 kA/μs \) and \( dv_{ce}/dt_{ref} = 0.5 \)
kV/μs, the current and voltage transients of the IGBT have been measured for different values of the load current as depicted in FIG. 5. The active gate drive adjusts the output voltage $V_{CGo}$ to follow the current slope reference until the peak reverse recovery current is taken and then, due to the natural state transition, controls the voltage slope to its reference value. The plots are performed for six different load current values.

FIG. 6 shows measured collector current $i_C$ and collector-emitter voltage $V_{CE}$ during turn-on for varied voltage slopes in accordance with an exemplary embodiment of the present disclosure. FIG. 7 shows measured collector current $i_C$ and collector-emitter voltage $V_{CE}$ during turn-on for varied current slopes in accordance with an exemplary embodiment of the present disclosure. As shown in FIG. 6, the voltage slope reference is varied in the range of $dv_{CE}/dt_{ref} = 0.5$ kV/μs ... 2 kV/μs and in FIG. 7, the current slope reference is varied in the range of $di_C/dt_{ref} = 0.67$ kA/μs ... 3 kA/μs for nominal load current. In both cases, the active gate drive is able to accurately control the current and the voltage slopes to their reference values.

As understood, the circuit structures described above with reference to the drawings are merely examples of possible constructions that are suitable for producing the desired functions. It is clear that certain circuit structures such as the clipping circuit may be formed using other structures.

The component controlled with the circuit and method of the disclosure can be an IGBT component. Other gate-controlled components include MOSFETS and BJTs and alike. Thus, it will be appreciated by those skilled in the art that the present disclosure can be embodied in other specific forms without departing from the spirit or essential characteristics thereof. The presently disclosed embodiments are therefore considered in all respects to be illustrative and not restricted. The scope of the disclosure is indicated by the appended claims rather than the foregoing description and all changes that come within the meaning and range and equivalence thereof are intended to be embraced therein.

What is claimed is:

1. A gate drive circuit for controlling a gate-controlled component comprising:
   a PI controller configured to receive an input reference signal ($v_{ref,da}$) and to control a gate voltage of the gate-controlled component;
   a first feedback loop for the PI controller that provides feedback from a time derivative of a collector-to-emitter voltage ($v_{CE}$) of the controlled component, the first feedback loop having first gain ($k_1$); and
   a second feedback loop for the PI controller that provides feedback from a time derivative of the collector current ($i_C$) of the controlled component, the second feedback loop having second gain ($k_2$); wherein the second feedback loop includes a clipping circuit that modifies the feedback signal in the second feedback loop during turn-on of the controlled component when the time derivative of the collector current is negative.

2. The gate drive circuit according to claim 1, comprising:
   a gate current control loop connected to the PI controller, wherein the control loop receives a feedback signal from the gate current and is configured to control the gate current during turn-on and turn-off delays.

3. The gate drive circuit according to claim 1, comprising:
   a buffer circuit (BUF) that amplifies an output signal from the PI controller to drive the gate-controlled component.

4. The gate drive circuit according to claim 1, wherein the clipping circuit comprises a controlled component for enabling the clipping circuit.

5. The gate drive circuit according to claim 4, wherein the controlled component is a voltage-controlled switch.

6. The gate drive circuit according to claim 4, wherein once enabled, the clipping circuit limits the output.

7. The gate drive circuit according to claim 1, wherein the first feedback loop includes a capacitor that is connected to receive a collector-to-emitter voltage of the controlled component, and wherein the time derivative of the collector-to-emitter voltage is determined as a voltage level due to the capacitor being responsive to the collector-to-emitter voltage change.

8. The gate drive circuit according to claim 1, wherein the time derivative of the collector current is determined as a voltage level from the voltage over a known inductance of the circuit.

9. The gate drive circuit according to claim 8, wherein the known inductance of the circuit is a parasitic bonding wire inductance of the emitter.

10. A method for controlling a gate-controlled component by using a PI controller adapted to receive an input reference signal ($v_{ref,da}$) and to control a gate voltage of the gate-controlled component, the method comprising:
    providing the input reference signal ($v_{ref,da}$) to the PI controller;
    obtaining, via a first feedback loop, a first feedback signal for the PI controller from a time derivative of a collector-to-emitter voltage ($v_{CE}$) of the controlled component;
    obtaining, via a second feedback loop, a second feedback signal for the PI controller from the time derivative of the collector current ($i_C$) of the controlled component; and
    modifying the feedback signal in the second feedback loop during turn-on of the controlled component when the time derivative of the collector current is negative.

11. The method according to claim 10, wherein a capacitor is connected to receive a collector-to-emitter voltage of the gate-controlled component, the method comprising:
    determining the time derivative of the collector-to-emitter voltage as a voltage level based on a capacitor that is responsive to a change in the collector-to-emitter voltage.

12. The method according to claim 10, wherein a gate current control loop is connected to the PI controller, the method comprising:
    controlling the gate current during turn-on and turn-off delays based on a feedback signal received by the gate current control loop.

13. The method according to claim 10, wherein the second feedback loop includes a clipping circuit, the method comprising:
    enabling the clipping circuit via a controlled component.

14. The method according to claim 13, wherein the clipping circuit includes a voltage-controlled switch and enabling the clipping circuit comprises:
    applying a voltage to a gate of the voltage-controlled switch.

15. The method according to claim 13, comprising:
    limiting an output of the gate drive circuit when the clipping circuit is enabled.